暂无相关内容,正在全力查找中
Bhasker, J.
人物简介:
Static Timing Analysis for Nanometer Designs书籍相关信息
- ISBN:9780387938196
- 作者:Bhasker, J.
- 出版社:Springer New York
- 出版时间:2009-6
- 页数:594
- 价格:$ 236.17
- 纸张:暂无纸张
- 装帧:平装
- 开本:暂无开本
- 语言:暂无语言
- 适合人群:Electronics Engineers, Computer Engineers, VLSI Designers, Semiconductor Industry Professionals, Graduate Students in Engineering, Researchers in Nanotechnology
- TAG:nanotechnology / Digital Design / Electronic Engineering / VLSI / performance analysis / Static Timing Analysis / Chip Design
- 豆瓣评分:10
- 更新时间:2025-05-08 07:14:03
内容简介:
The book covers topics such as cell timing and power modeling; interconnect modeling and analysis, delay calculation, crosstalk, noise and the chip timing verification using static timing analysis. For each of these topics, the book provides a theoretical background as well as detailed examples to elaborate the concepts. The static timing analysis topics covered start from verification of simple blocks useful for a beginner to this field. The topics then extend to complex nanometer designs with in-depth treatment of concepts such as modeling of on-chip variation, clock gating, half-cycle paths, as well as timing of source-synchronous interfaces such as DDR. The impact of crosstalk on timing and noise is covered as is the usage of hierarchical design methodology. This book addresses CMOS logic gates, cell library, timing arcs, waveform slew, cell capacitance, timing modeling, interconnect parasitics and coupling, pre- and post-layout interconnect modeling, delay calculation, specification of timing constraints for analysis of internal paths as well as IO interfaces. Advanced modeling and analysis concepts such as controlled current source timing and noise models for nanometer technologies, power modeling including active and leakage power, crosstalk timing and crosstalk glitch calculation, verification of half-cycle and multi-cycle paths, false paths, synchronous interfaces are also covered.